# **Single Pair Common Mode Filter with ESD Protection** #### Description The EMI2124 is an integrated common mode filter providing both ESD protection and EMI filtering for high speed serial digital interfaces such as USB2.0. The EMI2124 provides EMI filtering for one differential data line pair and ESD protection for one data pair plus USB ID pin. It provides a separate Vbus line protection typically used for charging. It is supplied in a small RoHS-compliant WDFN8 package. #### **Features** - Highly Integrated Common Mode Filter (CMF) with ESD Protection provides protection and EMI Reduction for systems using high speed Serial Data Lines with cost and space savings over Discrete Solutions - Large Differential Mode Bandwidth with Cutoff Frequency > 2 GHz - High Common Mode Stop Band Attenuation: >25 dB at 700 MHz, >30 dB at 800 MHz Typical - Provides Data Lines ESD Protection to IEC61000-4-2 Level 4, ±12 kV Contact Discharge - Provides V<sub>ID</sub> & V<sub>BUS</sub> ESD Protection to IEC61000-4-2 Level 4, ±30 kV Contact Discharge - Low Channel Input Capacitance provides Superior Impedance Matching Performance - Low Profile Package with Small Footprint in WDFN8 2.0 mm length x 2.2 mm width x 0.75 mm height Pb-Free Package - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### **Applications** - USB2.0 and other High Speed Differential Data Lines in Mobile Phones and Digital Still Cameras - MIPI D-PHY # ON Semiconductor® http://onsemi.com #### SIMPLIFIED SCHEMATIC #### MARKING DIAGRAM WDFN8 CASE 511BN C3 = Specific Device Code M = Date Code = Pb-Free Device (Note: Microdot may be in either location) #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|--------------------|-----------------------| | EMI2124MTTAG | WDFN8<br>(Pb-Free) | 3000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. 1 # **PIN DESCRIPTION** | Pin No. | Pin Name | Туре | Description | | |---------|------------------|------|----------------------------------------------------------------------------------|--| | 1 | ln_1+ | I/O | CMF Channel 1+ to Connector (External) | | | 2 | ln_1- | I/O | CMF Channel 1 - to Connector (External) | | | 8 | Out_1+ | I/O | CMF Channel 1+ to ASIC (Internal) | | | 7 | Out_1- | I/O | CMF Channel 1 - to ASIC (Internal) | | | 5 | V <sub>BUS</sub> | I/O | Supply Protection to Connector – V <sub>BUS</sub> (External – V <sub>BUS</sub> ) | | | 6 | I <sub>D</sub> | I/O | Supply Protection to Connector (External – V <sub>ID</sub> ) | | | 3,4 | GND | GND | Ground | | # **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise stated) | Parameter | Symbol | Value | Units | |---------------------------------------------------------------------------------|-------------------|-------------|-------| | Operating Temperature Range | T <sub>OP</sub> | -40 to +85 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Maximum Lead Temperature for Soldering Purposes (1/8" from Case for 10 Seconds) | TL | 260 | °C | | DC Current per Line | I <sub>LINE</sub> | 100 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|------|-------------| | Channel Leakage Current | I <sub>LEAK</sub> | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 5 V, GND = 0 V | | | 1.0 | μΑ | | Channel Negative Voltage | V <sub>F</sub> | T <sub>A</sub> = 25°C, I <sub>F</sub> = 10 mA | 0.1 | | 1.5 | V | | Channel Input Capacitance to ground (Pins 1,2,8,7 to GND) | C <sub>IN</sub> | $T_A = 25^{\circ}\text{C}$ , At 1 MHz, GND = 0 V, $V_{\text{IN}} = 1.65 \text{ V}$ | | 0.8 | 1.3 | pF | | Channel Resistance (Pins 1-8, 2-7) | Rch | | | 8.0 | | Ω | | Differential Mode Cut – Off Frequency | f <sub>3dB</sub> | 50 $\Omega$ source and load termination | | 2.0 | | GHz | | Common Mode Stop Band Attenuation | F <sub>atten</sub> | @ 800 MHz | | 30 | | dB | | In-system ESD Withstand Voltage a) Contact discharge per IEC 61000-4-2 standard, Level 4 (External Pins - Pin1, Pin2) b) Contact discharge per IEC 61000-4-2 standard, Level 1 (Internal Pins) c) Contact discharge per IEC 61000-4-2 standard, Level 4 (External Pins - V <sub>BUS</sub> , V <sub>ID</sub> ) | V <sub>ESD</sub> | (Notes 1 and 2) | ±12<br>±2<br>±30 | | | kV | | TLP Clamping Voltage – pin1, pin2<br>(See Figure 10) | V <sub>CL</sub> | Forward I <sub>PP</sub> = 8 A<br>Forward I <sub>PP</sub> = 12 A<br>Reverse I <sub>PP</sub> = -8 A<br>Reverse I <sub>PP</sub> = -12 A | | 13<br>16<br>-6<br>-8.5 | | V<br>V<br>V | | TLP Clamping Voltage – V <sub>BUS</sub> (See Figure 11) | V <sub>CL</sub> | Forward I <sub>PP</sub> = 8 A<br>Forward I <sub>PP</sub> = 12 A<br>Reverse I <sub>PP</sub> = -8 A<br>Reverse I <sub>PP</sub> = -12 A | | 23<br>25<br>-4<br>-5.4 | | V<br>V<br>V | | Reverse Working Voltage (Pins 1,2,8,7 and 6) | V <sub>RWM</sub> | (Note 3) | | | 5.0 | V | | Breakdown Voltage (Pins 1,2,8,7 and 6) | $V_{BR}$ | I <sub>T</sub> = 1 mA; (Note 4) | 5.5 | | 9.0 | V | | Reverse Working Voltage (V <sub>BUS</sub> ) | V <sub>RWM(2)</sub> | (Note 3) | | | 12 | V | | Breakdown Voltage (V <sub>BUS</sub> ) | V <sub>BR(2)</sub> | I <sub>T</sub> = 1 mA; (Note 4) | 15 | | 16.8 | V | | Maximum Peak Pulse Current (V <sub>ID</sub> to GND) | I <sub>PP</sub> | 8x20 μs Waveform | | | 12 | Α | | Clamping Voltage (V <sub>ID</sub> to GND) | V <sub>C</sub> | IPP = 5 A | | | 10 | V | | Maximum Peak Pulse Current (V <sub>BUS</sub> to GND) | I <sub>PP(2)</sub> | 8x20 μs Waveform | | | 5 | Α | | Clamping Voltage (V <sub>BUS</sub> to GND) | V <sub>C(2)</sub> | IPP = 5 A | | 25 | | V | | Dynamic Resistance<br>Positive Transients<br>Negative Transients | R <sub>DYN</sub> | $T_A$ = 25C, I <sub>PP</sub> =1 A, t <sub>P</sub> = 8/20 $\mu$ s, Any I/O to GND | | 0.67<br>0.59 | | Ω<br>Ω | Standard IEC 61000-4-2 with C<sub>Discharge</sub> = 150 pF, R<sub>Discharge</sub> = 330, GND grounded. These measurements performed with no external capacitor. TVS devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level. <sup>4.</sup> $V_{BR}$ is measured at pulse test current $I_T$ . Normal (Differential) Mode Figure 1. Normal (Differential) Mode Test Configuration Figure 2. Application Circuit # **TYPICAL CHARACTERISTICS** Figure 5. Differential Return Loss vs. Frequency (Zdiff=100 $\Omega$ ) Figure 6. Differential Impedance vs. Frequency (Zdiff=100 $\Omega$ ) Figure 7. EMI2124 Measured Eye Diagram @ 480 Mbps #### **Transmission Line Pulse (TLP) Measurements** Transmission Line Pulse (TLP) provides current versus voltage (I-V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 8. TLP I-V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10 s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 9 where an 8 kV IEC61000-4-2 current waveform is compared with TLP current pulses at 8 and 16 A. A TLP curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. Typical TLP I-V curves for the EMI2124 are shown in Figure 10. Figure 8. Simplified Schematic of a Typical TLP System Figure 9. Comparison Between 8 kV IEC61000-4-2 and 8 A and 16 A TLP Waveforms Figure 10. Positive and Negative TLP Waveforms (Pin1, Pin2) -8 -10 Figure 11. Positive and Negative TLP Waveforms (V<sub>BUS</sub>) # **ESD Voltage Clamping** For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to On Semiconductor Application Notes AND8307/D and AND8308/D. # IEC61000-4-2 Spec. | Level | Test<br>Voltage<br>(kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) | |-------|-------------------------|------------------------------|-------------------------|-------------------------| | 1 | 2 | 7.5 | 4 | 2 | | 2 | 4 | 15 | 8 | 4 | | 3 | 6 | 22.5 | 12 | 6 | | 4 | 8 | 30 | 16 | 8 | 100 PEAK VALUE I<sub>RSM</sub> @ 8 μs 90 OF PEAK PULSE CURRENT PULSE WIDTH (tp) IS DEFINED 80 AS THAT POINT WHERE THE 70 PEAK CURRENT DECAY = 8 μs 60 ' HALF VALUE I<sub>RSM</sub>/2 @ 20 μs 50 40 30 20 10 0 20 0 40 80 t, TIME (µs) Figure 13. 8 x 20 µs Pulse Waveform Figure 14. ESD Clamping Voltage +8 kV per IEC6100-4-2 (external to internal pin) Figure 15. ESD Clamping Voltage -8 kV per IEC6100-4-2 (external to internal pin) #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlitt@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative